Name | Last modified | Size | Description | |
---|---|---|---|---|
Parent Directory | - | |||
xor_symbol.jpg | 2023-10-25 05:21 | 20K | ||
xor_schematic.jpg | 2023-10-25 05:21 | 84K | ||
xor_LVS.jpg | 2023-10-25 05:21 | 54K | ||
xor_layout.jpg | 2023-10-25 05:21 | 130K | ||
xor_DRC.jpg | 2023-10-25 05:21 | 44K | ||
vpulse.jpg | 2023-10-25 05:21 | 85K | ||
sim_gates_schematic.jpg | 2023-10-25 05:21 | 47K | ||
sim_gates.jpg | 2023-10-25 05:21 | 174K | ||
prelab_symbol.jpg | 2023-10-25 05:21 | 14K | ||
prelab_schematic.jpg | 2023-10-25 05:21 | 52K | ||
prelab_LVS.jpg | 2023-10-25 05:21 | 50K | ||
prelab_layout.jpg | 2023-10-25 05:21 | 64K | ||
prelab_DRC.jpg | 2023-10-25 05:21 | 42K | ||
nand_symbol.jpg | 2023-10-25 05:21 | 16K | ||
nand_schematic.jpg | 2023-10-25 05:21 | 52K | ||
nand_LVS.jpg | 2023-10-25 05:21 | 50K | ||
nand_layout.jpg | 2023-10-25 05:21 | 46K | ||
nand_DRC.jpg | 2023-10-25 05:21 | 43K | ||
lab6.zip | 2023-10-25 05:21 | 171K | ||
lab6.htm | 2023-10-25 05:21 | 42K | ||
full_adder_symbol.jpg | 2023-10-25 05:21 | 23K | ||
full_adder_sim_schem..> | 2023-10-25 05:21 | 7.4K | ||
full_adder_sim.jpg | 2023-10-25 05:21 | 488K | ||
full_adder_schematic..> | 2023-10-25 05:21 | 55K | ||
full_adder_LVS.jpg | 2023-10-25 05:21 | 54K | ||
full_adder_layout.jpg | 2023-10-25 05:21 | 637K | ||
full_adder_DRC.jpg | 2023-10-25 05:21 | 43K | ||
backup.jpg | 2023-10-25 05:21 | 26K | ||