### A MULTI-CHANNEL MCP-PMT BASED READOUT INTEGRATED CIRCUIT FOR LIDAR APPLICATIONS

By

### Sachin Purushothaman Namboodiri

Bachelor of Technology in Electronics and Communications Engineering Amrita Vishwa Vidyapeetham

2012

Master of Science in Computer Engineering Villanova University 2015

A dissertation submitted in partial fulfillment of the requirements for the

Doctor of Philosophy - Electrical Engineering

Department of Electrical and Computer Engineering Howard R. Hughes College of Engineering The Graduate College

> University of Nevada, Las Vegas December 2020

Copyright 2020 by Sachin P. Namboodiri

All Rights Reserved



### **Dissertation Approval**

The Graduate College The University of Nevada, Las Vegas

November 24, 2020

This dissertation prepared by

Sachin Purushothaman Namboodiri

entitled

A Multi-Channel MCP-PMT Based Readout Integrated Circuit for LiDAR Applications

is approved in partial fulfillment of the requirements for the degree of

Doctor of Philosophy - Electrical Engineering Department of Electrical and Computer Engineering

R.Jacob Baker, Ph.D. Examination Committee Chair

Peter Stubberud, Ph.D. Examination Committee Member

Yahia Baghzouz, Ph.D. Examination Committee Member

Evangelos Yfantis, Ph.D. Graduate College Faculty Representative Kathryn Hausbeck Korgan, Ph.D. Graduate College Dean

## ABSTRACT

Photon counting techniques are becoming more critical in fields such as LiDAR, high energy physics (HEP), and positron emission tomography (PET). For space-based aerosol-cloud-ocean (ACO) LiDAR, the total aggregate photon flux signal has a very high dynamic range, from a single-photon up to giga-photons per second for a single channel. This dissertation focuses on the design of a multichannel, photon counting readout circuit that can interface with MCP-PMTs for high dynamic range, space-based LiDAR applications.

Chapter 2 presents the conventional current mode approach that has been employed to realize a photon counting circuit. A transimpedance amplifier, a 6-bit delay line based time to digital converter (TDC), and an 8-bit ring oscillator based time to digital converter were designed and implemented in AMS' 350nm SiGe BiCMOS process. Measurement results showed that the transimpedance amplifier has a gain of 14 K $\Omega$  and a bandwidth of 96 MHz. Similarly, the delay line based TDC and ring oscillator based TDC have a timing resolution of 530 ps and 534 ps respectively. The resolution of the ring oscillator based TDC can be tuned between 534 ps to 691 ps, thus making it useful for various applications. The performance of the photon counting circuits were improved using the proposed circuits that are presented in Chapter 3. A multichannel current mode photon counting circuit and a high speed current mode summing circuit were designed, simulated, and fabricated in a TowerJazz's 180 nm SiGe BiCMOS process. The measurement results convey that the proposed photon counting circuit can detect current pulses of 5ns FWHM pulse width at amplitudes of 24 µA to 1.3 mA. The photon counting circuit was also tested for high speed and was able to detect signals with a 2 ns pulse width. A high speed current mode summing circuit also detects the pulse width of 5 ns, but with a lower input current range

of 100uA. The proposed photon counting circuit can be used as the front end readout for long range LiDAR applications.

The key contributions in this dissertation includes: 1) Design of a wide input range, high speed, current mode readout circuit; 2) Design of a high speed current mode summing circuit; 3) Development of radiation hard circuits and layouts; 4) Investigation and improvement of existing TDC architectures with variable timing resolution; 5) Implementation of extensive testing techniques to validate the results.

## ACKNOWLEDGEMENTS

I would like to thank my advisor and my role model Dr. R. Jacob Baker for his continuous support and guidance that he gave in this research. Whenever I had problems in my research or otherwise, Dr. Baker was always there to support me. I have learned a lot from him and I only hope to carry a small portion of his wisdom. I am also grateful to my committee members, Dr. Peter Stubberud, Dr. Yahia Baghzouz, and Dr. Evangelos Yfantis, for their support and advice in this dissertation. I would also like to express my gratitude to Freedom Photonics, CA, for giving me the opportunity to do this research.

I would like to thank all my teachers who have helped me to become a better person. I also thank Angsuman Roy for his support and hard work in this research. I would like to thank my friends Eric Monahan, James Mellot, Vikas Vinayaka, Shada Sharrif, Gonzalo Arteaga, Jason Silic, James Skelly, Francisco Mata-Carlos, Daniel Senda, Christopher Barr, David Santiago, Bryan Kerstetter, Shadden Abdalla, Rithin Chandralal, Nikhila Chirumamilla, Harshad Oswal, Ashish Mukka, Vinay C. R., Pooja Deshpande, Rizwin Shooja, Vineeth Mohan, Rohit Raj and Vivek Gudibande for their continuous support. Special thanks to Jazmine Boloor for proofreading this dissertation.

Last but not least, I would like to thank my parents, Mr. Purushothaman Attupuram and Mrs. Yamuna Pulleri Vadhyan, and my sister Mrs. Noopura Parvathi A. for always believing in me and supporting me. No matter what happens we are always a family.

To my parents and my sister

# TABLE OF CONTENTS

| BSTRACTi                                                 | ii |
|----------------------------------------------------------|----|
|                                                          | v  |
| ABLE OF CONTENTS                                         | ii |
| IST OF TABLES                                            | x  |
| IST OF FIGURES                                           | xi |
| HAPTER 1: INTRODUCTION                                   | 1  |
| 1.1 THE LIGHT DETECTION AND RANGING (LIDAR)              | 1  |
| 1.2 AIRBORNE LIDAR                                       | 4  |
| 1.3 PHOTODETECTORS                                       | 6  |
| 1.3.1 Microchannel plate photomultiplier tubes (MCP-PMT) | 6  |
| 1.3.2 Avalanche Photodiode (APD)                         | 8  |
| <b>1.3.3 Silicon Photomultiplier(SiPM)</b> 1             | 1  |
| <b>1.4 OBJECTIVE</b>                                     | 3  |
| 1.5 CONTRIBUTIONS AND ORGANIZATION                       | 6  |
| HAPTER 2: CONVENTIONAL CURRENT-MODE APPROACH1            | 8  |
| <b>2.1 INTRODUCTION</b>                                  | 8  |
| <b>2.2 RECENT WORKS</b>                                  | 0  |
| 2.3 TRANSIMPEDANCE AMPLIFIERS (TIAS)                     | 3  |

| 2.3.1 TIA topology I                      |    |
|-------------------------------------------|----|
| 2.3.2 TIA topology II                     |    |
| 2.3.3 TIA topology III                    |    |
| 2.4 COMPARATOR                            | 41 |
| 2.5 TIME TO DIGITAL CONVERTERS (TDCS)     | 43 |
| 2.5.1 Delay-line based TDC                |    |
| 2.5.2 Ring Oscillator TDC                 | 52 |
| 2.6 COMPLETE TEST CHIP 1                  | 61 |
| 2.7 CONCLUSION                            | 62 |
| CHAPTER 3: PROPOSED CURRENT-MODE APPROACH | 63 |
| 3.1 INTRODUCTION                          | 63 |
| 3.2 RECENT WORKS                          | 65 |
| 3.3 CURRENT CONVEYOR                      | 68 |
| 3.3.1 Characterizing current conveyors    | 70 |
| 3.4 COMPARATOR                            |    |
| 3.5 COMPLETE SYSTEM                       |    |
| 3.5.1 Analog Summing                      |    |
| 3.6 CHIP-2                                |    |
| 3.7 INCREASING THE INPUT RANGE            | 90 |
| 3.7.1 Comparator                          | 96 |

| 3.8 CHIP-3                                          |  |
|-----------------------------------------------------|--|
| 3.9 CONCLUSION                                      |  |
| CHAPTER 4: MEASUREMENT RESULTS                      |  |
| 4.1 CHIP-1                                          |  |
| 4.1.1 TIA Characterization                          |  |
| 4.1.2 Comparator Characterization                   |  |
| 4.1.3 Time to Digital Converter Characterization    |  |
| 4.2 CHIP-2                                          |  |
| 4.2.1 Current Conveyor Characterization             |  |
| 4.2.2 Comparator Characterization                   |  |
| 4.2.3 The Complete Photon Counting Circuit Testing  |  |
| 4.2.4 The Summing Circuit Testing                   |  |
| 4.2.5 MOSFET Current Conveyor Characterization      |  |
| 4.2.6 Photon Counting Circuit with LVDS Transmitter |  |
| 4.3 CHIP 3                                          |  |
| 4.4 CONCLUSION                                      |  |
| CHAPTER 5: CONCLUSION AND FURURE WORK               |  |
| REFERENCES                                          |  |
| CURRICULUM VITAE                                    |  |

# LIST OF TABLES

| Table 1.1: MCP-PMT characteristics                           | 8   |
|--------------------------------------------------------------|-----|
| Table 1.2 Overall objectives                                 | 15  |
| Table 2.1: TIA-I summary                                     |     |
| Table 2.2: TIA-II Summary                                    | 35  |
| Table 2.3: TIA-III Summary                                   | 40  |
| Table 2.4: TDC performance summary                           | 51  |
| Table 2.5: Truth table for fine logic encoder                | 55  |
| Table 2.6: Ring oscillator frequency relation                | 57  |
| Table 2.7: TDC performance summary                           | 60  |
| Table 2.8: Chip-1 performance summary                        | 62  |
| Table 3.1 Device sizes                                       | 72  |
| Table 3.2: Current conveyor performance                      | 77  |
| Table 3.3: Expected chip performance summary                 | 90  |
| Table 3.4: Device sizes                                      | 91  |
| Table 3.5: Current conveyor performance                      | 95  |
| Table 3.6: Expected chip performance summary                 |     |
| Table 4.1: TIA performance summary                           | 114 |
| Table 4.2: TDC performance summary for different resolutions | 124 |
| Table 4.3: Chip-1 performance summary                        | 125 |
| Table 4.4: Chip performance                                  | 146 |

## LIST OF FIGURES

| Figure 1.1: Simple Block diagram of TOF-LiDAR [9]                         |
|---------------------------------------------------------------------------|
| Figure 1.2 Multi-channel plate operation[16]7                             |
| Figure 1.3 MCP-PMT response of Hamamatsu's R3809-50[16]8                  |
| Figure 1.4: APD layout and cross-sectional view [18]10                    |
| Figure 1.5 Simple electrical model for APD [17]11                         |
| Figure 1.6 Simple electrical model for SiPM [17]12                        |
| Figure 1.7 Overall block diagram of the readout integrated circuit [19]14 |
| Figure 2.1: Block diagram of a LiDAR readout[17]19                        |
| Figure 2.2: TIA block diagram23                                           |
| Figure 2.3: TIA-I schematic                                               |
| Figure 2.4: AC response of the TIA-I topology                             |
| Figure 2.5: Simulated input-output plot                                   |
| Figure 2.6: Simulated transient response of the TIA                       |
| Figure 2.7: Input referred noise spectrum                                 |
| Figure 2.8: TIA topology II                                               |
| Figure 2.9: AC response of the TIA-II topology                            |
| Figure 2.10: Simulated Input-Output relationship                          |
| Figure 2.11: Simulated transient response                                 |
| Figure 2.12: Input referred noise spectrum                                |
| Figure 2.13: TIA-III schematic                                            |
| Figure 2.14: AC response of TIA-III                                       |
| Figure 2.15: Input-Output relationship                                    |
| Figure 2.16 Transient response of TIA-III                                 |

| Figure 2.17: Input-referred noise spectrum of TIA-III               |    |
|---------------------------------------------------------------------|----|
| Figure 2.18: Comparator schematic                                   | 41 |
| Figure 2.19: Simulation results of the comparator                   |    |
| Figure 2.20: Delay line TDC                                         |    |
| Figure 2.21: Flip-flop schematic                                    | 45 |
| Figure 2.22: Single stage delay element                             |    |
| Figure 2.23: Delay element simulation                               | 47 |
| Figure 2.24: Thermometer to binary encoder [41]                     |    |
| Figure 2.25: TDC transfer curve                                     |    |
| Figure 2.26: TDC Integral non linearity (INL) curve                 |    |
| Figure 2.27: TDC differential non linearity (DNL) curve             |    |
| Figure 2.28: TDC layout                                             | 51 |
| Figure 2.29: Ring oscillator TDC architecture                       | 52 |
| Figure 2.30: Ring oscillator schematic                              | 53 |
| Figure 2.31: Differential delay element along with the bias circuit | 54 |
| Figure 2.32: Ring oscillator simulation result                      | 54 |
| Figure 2.33: Fine logic encoder                                     |    |
| Figure 2.34: 5-bit ripple counter                                   | 56 |
| Figure 2.35: Frequency behavior for different resistance            | 57 |
| Figure 2.36: TDC transfer curve                                     |    |
| Figure 2.37: TDC Integral non linearity (INL) curve                 |    |
| Figure 2.38: TDC differential non linearity (INL) curve             |    |
| Figure 2.39: TDC physical layout                                    | 60 |
| Figure 2.40: Test chip layout                                       | 61 |

| Figure 3.1: Overall block diagram                                             | 68 |
|-------------------------------------------------------------------------------|----|
| Figure 3.2: Current conveyor architectures                                    | 69 |
| Figure 3.3: Simulated input resistance                                        | 71 |
| Figure 3.4: Simulated transient response with 8uA input current               | 73 |
| Figure 3.5: Simulated transient response with 200uA input current             | 74 |
| Figure 3.6: Input-output characteristics of current conveyors                 | 75 |
| Figure 3.7: AC response of current conveyors                                  | 76 |
| Figure 3.8: Noise response of the BJT current conveyors                       | 76 |
| Figure 3.9: Comparator schematic                                              | 78 |
| Figure 3.10: Gain and offset of the comparator                                | 80 |
| Figure 3.11: Transient response of the comparator                             | 80 |
| Figure 3.12: 4-channel photon counting circuit architecture                   | 81 |
| Figure 3.13: Transient response for 16uA input current                        | 82 |
| Figure 3.14: Photodetector model                                              | 83 |
| Figure 3.15: Transient response for 16uA input current                        | 84 |
| Figure 3.16: Transient response for 140uA input current                       | 85 |
| Figure 3.17 Analog summing circuit schematic                                  | 86 |
| Figure 3.18: Transient response of the analog summing circuit                 | 87 |
| Figure 3.19: AC response of the analog summing circuit                        | 88 |
| Figure 3.20: Layout for 4-channel photon counting circuit with analog summing | 88 |
| Figure 3.21: Complete chip layout                                             | 89 |
| Figure 3.22: Transient response for 5uA input current                         | 92 |
| Figure 3.23: Transient response 1.25 mA                                       | 93 |
| Figure 3.24: Input-output relationship of the current conveyor                | 94 |

| Figure 3.25: AC response of the current conveyor                       | 94  |
|------------------------------------------------------------------------|-----|
| Figure 3.26: Current conveyor layout                                   | 95  |
| Figure 3.27: Comparator schematic                                      | 96  |
| Figure 3.28: Input output relationship                                 | 97  |
| Figure 3.29: Comparator transient response                             | 98  |
| Figure 3.30: Self-biased diff-amp                                      | 99  |
| Figure 3.31: AC response of the self-biased diff amp                   |     |
| Figure 3.32: Inverter chain                                            |     |
| Figure 3.33: Transient response for 5uA input current                  |     |
| Figure 3.34: Transient response for 1.5mA input current                |     |
| Figure 3.35: Transient response for the pulse train of 105uA and 10uA  | 104 |
| Figure 3.36: Transient response for the pulse train of 125uA and 5uA   |     |
| Figure 3.37: Transient response for the pulse train of 625uA and 25uA  |     |
| Figure 3.38: Transient response for the pulse train of 1.25mA and 50uA | 105 |
| Figure 3.39: Complete layout                                           |     |
| Figure 4.1: Chip-1 micrograph                                          |     |
| Figure 4.2: Test board                                                 | 110 |
| Figure 4.3: TIA transient response                                     | 111 |
| Figure 4.4: Narrow pulse                                               | 111 |
| Figure 4.5: PCB parasitic components                                   | 112 |
| Figure 4.6: Input-Output characteristics                               | 112 |
| Figure 4.7: TIA noise spectrum                                         | 113 |
| Figure 4.8: Comparator output delay                                    | 115 |
| Figure 4.9: Comparator transient response                              |     |

| Figure 4.10: Comparator offset calculation                              |     |
|-------------------------------------------------------------------------|-----|
| Figure 4.11: TDC test board                                             | 117 |
| Figure 4.12: Input-output characteristics of delay line TDC             | 118 |
| Figure 4.13: Measured INL of delay line TDC                             | 119 |
| Figure 4.14: Measured DNL of delay line TDC                             | 119 |
| Figure 4.15: Input-output characteristics of ring oscillator based TDC  |     |
| Figure 4.16: Measured INL of ring oscillator based TDC                  |     |
| Figure 4.17: Measured DNL of ring oscillator based TDC                  |     |
| Figure 4.18 Ring oscillator output (frequency division is 8)            |     |
| Figure 4.19: Ring oscillator frequency variation                        |     |
| Figure 4.20: Chip-2 micrograph                                          |     |
| Figure 4.21: PCB board and measurement setup                            |     |
| Figure 4.22: Input-output characteristics                               |     |
| Figure 4.23: Transient response                                         |     |
| Figure 4.24: Comparator transient response                              | 130 |
| Figure 4.25: Comparator narrow pulse response                           |     |
| Figure 4.26: Comparator delay vs common mode voltage                    | 131 |
| Figure 4.27: Photon counting circuit response for 24µA                  |     |
| Figure 4.28: Photon counting circuit response for 1.35 mA               |     |
| Figure 4.29: Test board for high-speed measurements                     |     |
| Figure 4.30: Photon counting circuit response for 24 $\mu A$            | 135 |
| Figure 4.31: Photon counting circuit response for 676 μA                |     |
| Figure 4.32: Photon counting circuit response for 2ns pulse width input |     |
|                                                                         |     |

| Figure 4.34: Summing circuit transient response narrow pulse                                           |
|--------------------------------------------------------------------------------------------------------|
| Figure 4.35: MOSFET based current conveyor input output relationship                                   |
| Figure 4.36: MOSFET based current conveyor transient response                                          |
| Figure 4.37: MOSFET based photon counting circuit response for 15µA141                                 |
| Figure 4.38: MOSFET based photon counting circuit response for 1.34mA141                               |
| Figure 4.39: MOSFET based photon counting circuit response for narrow pulse input                      |
| Figure 4.40: MOSFET based current conveyor circuit response for narrow pulse input                     |
| Figure 4.41: Test board for LVDS transmitter                                                           |
| Figure 4.42: Transient response of BJT based photon counting circuit + LVDS transmitter for 72 $\mu$ A |
| current                                                                                                |
| Figure 4.43: Transient response of BJT based photon counting circuit + LVDS transmitter for 1.35 mA    |
| current                                                                                                |
| Figure 4.44: Transient response of BJT based photon counting circuit + LVDS transmitter for narrow     |
| pulse input                                                                                            |
| Figure 4.45: Transient response of BJT based photon counting circuit + LVDS transmitter for narrow     |
| pulse input                                                                                            |

### REFERENCES

- Leah A. Wasser, "The Basics of LiDAR Light Detection and Ranging Remote Sensing,"
   The National Science Foundation's National Ecological Observatory Network (NEON),
   2020. Available: https://www.neonscience.org/lidar-basics [Accessed: May 10, 2020]
- [2] Thomas Fersch, Robert Weigel, Alexander Koelpin, "Challenges in miniaturized automotive long-range lidar system design," Proc. SPIE 10219, Three-Dimensional Imaging, Visualization, and Display 2017, 102190T (10 May 2017); <u>https://doi.org/10.1117/12.2260894</u>
- [3] Comerón, A.; Muñoz-Porcar, C.; Rocadenbosch, F.; Rodríguez-Gómez, A.; Sicard, M. Current Research in Lidar Technology Used for the Remote Sensing of Atmospheric Aerosols. *Sensors* 2017, 17, 1450.
- [4] E.H. Synge (1930) XCI. A method of investigating the higher atmosphere, The London,
   Edinburgh, and Dublin Philosophical Magazine and Journal of Science, 9:60, 1014 1020, DOI: <u>10.1080/14786443008565070</u>
- [5] Tuve, M. A., Johnson, E. A., and Wulf, O. R. (1935), A new experimental method for study of the upper atmosphere, *Terr. Magn. Atmos. Electr.*, 40(4), 452–454, doi:10.1029/TE040i004p00452.
- [6] MAIMAN, T. Stimulated Optical Radiation in Ruby. Nature 187, 493–494 (1960).
   <u>https://doi.org/10.1038/187493a0</u>
- [7] Ximenes, A.R.; Padmanabhan, P.; Lee, M.J.; Yamashita, Y.; Yaung, D.; Charbon, E. "A 256
   x 256 45/65nm 3D-stacked SPAD-based direct TOF image sensor for LiDAR applications

with optical polar modulation for up to 18.6 dB interference suppression", *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers. IEEE*, 2018, pp. 96–98.

- [8] M. Kashmiri, B. Behroozpour, V. Petkov, K. Wojciechowski and C. Lang, "23.1 A 4GS/s 80dB DR Current-Domain Analog Front-End for Phase-Coded Pulse-Compression Direct Timeof-Flight Automotive LiDAR," 2020 IEEE International Solid- State Circuits Conference -(ISSCC), San Francisco, CA, USA, 2020, pp. 344-346, doi: 10.1109/ISSCC19947.2020.9062993.
- [9] École polytechnique fédérale de Lausanne, "Direct time-of-flight (D-TOF) image sensor for
   LiDAR applications," École polytechnique fédérale de Lausanne, 2020.
   Available: https://www.epfl.ch/labs/aqua/research/lidar/ [Accessed: May 15, 2020]
- [10] Claus Weitkamp (editor), Lidar Range-Resolved Optical Remote Sensing of the Atmosphere. Geesthacht, Germany. Springer series in optical sciences, 2005.
- [11] Bob Allen, "Atmospheric Aerosols: What Are They, and Why Are They So Important?" National Aeronautics and Space Administration, 2017. Available: https://www.nasa.gov/centers/langley/news/factsheets/Aerosols.html [Accessed: June 23, 2020]
- [12] McCormick, M. Patrick, "Laser backscatter measurements of the lower atmosphere" (1967). Dissertations, Theses, and Masters Projects. Paper 1539623645. https://dx.doi.org/doi:10.21220/s2-47s6-jt23

152

- [13] E. V. Browell, A. F. Carter, S. T. Shipley, R. J. Allen, C. F. Butler, M. N. Mayo, J. H. Siviter, and W. M. Hall, "NASA multipurpose airborne DIAL system and measurements of ozone and aerosol profiles," Appl. Opt. 22, 522-534 (1983)
- [14] Lamont R. Poole, David M. Winker, Jacques R. Pelon, M. Patrick McCormick, "CALIPSO: global aerosol and cloud observations from lidar and passive instruments," Proc. SPIE 4881, Sensors, Systems, and Next-Generation Satellites VI, (8 April 2003); https://doi.org/10.1117/12.462519
- [15] Charles R. Trepte, "The Cloud-Aerosol Lidar and Infrared Pathfinder Satellite Observation (CALIPSO)," National Aeronautics and Space Administration, 2020. Available: https://www-calipso.larc.nasa.gov/ [Accessed: June 23, 2019]
- [16] Hamamatsu Photonics Technical staff, *Photomultiplier tubes: Basics and applications*, Hamamatsu Photonics, 2007.
- [17] Vinayaka, V. (2018). Analysis and Design of Analog Front-End Circuitry for Avalanche Photodiodes (APD) and Silicon Photo-Multipliers (SiPM) in Time-of-Flight Applications. ProQuest Dissertations Publishing.
- [18] R. Jacob Baker, "SiGe APDs in a BiCMOS Process," CMOSedu, 2018. Available: http://cmosedu.com/jbaker/projects/SiGe\_APD.htm [Accessed: June 23, 2019]
- [19] NASA, "Freedom Photonics ROIC for Spaceborne Aerosol-Cloud-Ocean Lidar" National Aeronautics and Space Administration, 2018.

- [20] M. A. Ghanad and C. Dehollain, "A sub 1 dB NF high dynamic range low-input impedance CMOS amplifier," 2016 IEEE 59th International Midwest Symposium on Circuits and Systems (MWSCAS), Abu Dhabi, 2016, pp. 1-4, doi: 10.1109/MWSCAS.2016.7870023.
- [21] M. d. M. Silva and L. B. Oliveira, "Regulated Common-Gate Transimpedance Amplifier Designed to Operate with a Silicon Photo-Multiplier at the Input," in IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 61, no. 3, pp. 725-735, March 2014, doi: 10.1109/TCSI.2013.2283992.
- [22] B. Razavi, "Design of high-speed circuits for optical communication systems," Proceedings of the IEEE 2001 Custom Integrated Circuits Conference (Cat. No.01CH37169), San Diego, CA, 2001, pp. 315-322, doi: 10.1109/CICC.2001.929789.
- [23] Savoj, J., & Razavi, B. (2001). *High-speed CMOS circuits for optical receivers*. Kluwer Academic Publishers.
- [24] Chia-Hsin Wu, Chih-Hun Lee, Wei-Sheng Chen and Shen-Iuan Liu, "CMOS wideband amplifiers using multiple inductive-series peaking technique," in IEEE Journal of Solid-State Circuits, vol. 40, no. 2, pp. 548-552, Feb. 2005, doi: 10.1109/JSSC.2004.840979.
- [25] B. Analui and A. Hajimiri, "Bandwidth enhancement for transimpedance amplifiers," in IEEE Journal of Solid-State Circuits, vol. 39, no. 8, pp. 1263-1270, Aug. 2004, doi: 10.1109/JSSC.2004.831783.

- [26] J. Jin and S. S. H. Hsu, "A 40-Gb/s Transimpedance Amplifier in 0.18-\$\mu\$m CMOS Technology," in IEEE Journal of Solid-State Circuits, vol. 43, no. 6, pp. 1449-1457, June 2008, doi: 10.1109/JSSC.2008.922735.
- [27] S. S. Mohan, M. D. M. Hershenson, S. P. Boyd and T. H. Lee, "Bandwidth extension in CMOS with optimized on-chip inductors," in IEEE Journal of Solid-State Circuits, vol. 35, no. 3, pp. 346-355, March 2000, doi: 10.1109/4.826816.
- [28] NUTT, R.: 'Digital Time Intervalometer', The Review of Scientific Instruments, 1968, Vol.39, Issue 9.
- [29] L. H. C. Braga et al., "A Fully Digital 8×16 SiPM Array for PET Applications With Per-Pixel TDCs and Real-Time Energy Output," in IEEE Journal of Solid-State Circuits, vol. 49, no. 1, pp. 301-314, Jan. 2014, doi: 10.1109/JSSC.2013.2284351.
- [30] P. Dudek, S. Szczepanski and J. V. Hatfield, "A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line," in IEEE Journal of Solid-State Circuits, vol. 35, no. 2, pp. 240-247, Feb. 2000, doi: 10.1109/4.823449.
- [31] K. Karadamoglou, N. P. Paschalidis, E. Sarris, N. Stamatopoulos, G. Kottaras and V. Paschalidis, "An 11-bit high-resolution and adjustable-range CMOS time-to-digital converter for space science instruments," in IEEE Journal of Solid-State Circuits, vol. 39, no. 1, pp. 214-222, Jan. 2004, doi: 10.1109/JSSC.2003.817263.

- [32] M. Lee and A. A. Abidi, "A 9 b, 1.25 ps Resolution Coarse–Fine Time-to-Digital Converter in 90 nm CMOS that Amplifies a Time Residue," in *IEEE Journal of Solid-State Circuits*, vol. 43, no. 4, pp. 769-777, April 2008, doi: 10.1109/JSSC.2008.917405.
- [33] B. K. Swann *et al.*, "A 100-ps time-resolution CMOS time-to-digital converter for positron emission tomography imaging applications," in *IEEE Journal of Solid-State Circuits*, vol. 39, no. 11, pp. 1839-1852, Nov. 2004, doi: 10.1109/JSSC.2004.835832.
- [34] J. Richardson, R. Walker, L. Grant, D. Stoppa, F. Borghetti, E. Charbon, M. Gersbach, and
   R. K. Henderson, "A 32 32 50 ps resolution 10 bit time to digital converter array in 130 nm
   CMOS for time correlated imaging," in Proc. IEEE Custom Integr. Circuits Conf., 2009, pp. 77–80.
- [35] R. J. Walker, J. A. Richardson and R. K. Henderson, "A 128×96 pixel event-driven phasedomain ΔΣ-based fully digital 3D camera in 0.13µm CMOS imaging technology," 2011 IEEE International Solid-State Circuits Conference, San Francisco, CA, 2011, pp. 410-412, doi: 10.1109/ISSCC.2011.5746374.
- [36] S. Henzler, *Time-to-Digital Converters*, 1st ed. Springer, Netherlands, 2010.
- [37] S. Palermo, "Lecture 5: Transimpedance Amplifiers (TIAs)," Texas A&M University Analog
   & Mixed-Signal Center, 2020.
   Available: http://www.ece.tamu.edu/~spalermo/ecen689\_oi/lecture5\_ee689\_tias.pdf
   [Accessed: May 15, 2020]

- [38] B. Zand, K. Phang and D. A. Johns, "A transimpedance amplifier with DC-coupled differential photodiode current sensing for wireless optical communications," Proceedings of the IEEE 2001 Custom Integrated Circuits Conference (Cat. No.01CH37169), San Diego, CA, 2001, pp. 455-458, doi: 10.1109/CICC.2001.929821.
- [39] S. M. Park and C. Toumazou, "Low noise current-mode CMOS transimpedance amplifier for giga-bit optical communication," 1998 IEEE International Symposium on Circuits and Systems (ISCAS), Monterey, CA, 1998, pp. 293-296 vol.1, doi: 10.1109/ISCAS.1998.704419.
- [40] R. J. Baker, *CMOS circuit design, layout, and simulation*. Hoboken, NJ: Wiley, IEEE Press, 2010.
- [41] Vikas Vinayaka, Sachin P. Namboodiri, Shadden Abdalla, Bryan Kerstetter, Francisco Mata-carlos, Daniel Senda, James Skelly, Angsuman Roy, R. Jacob Baker. 2019. Monolithic 8x8 SiPM with 4-bit Current-Mode Flash ADC with Tunable Dynamic Range. In GLSVLSI '19: 2019 Great Lakes Symposium on VLSI, May 9-11, 2019, Tysons Corner, VA, USA. ACM, New York, NY, USA, 6 pages. https://doi.org/10.1145/3299874.3318005
- [42] F. Corsi, M. Foresta, C. Marzocca, G. Matarrese and A. Del Guerra, "Current-mode frontend electronics for silicon photo-multiplier detectors," *2007 2nd International Workshop on Advances in Sensors and Interface*, Bari, 2007, pp. 1-6.
- [43] K. C. Smith and A. Sedra, "The current conveyor—A new circuit building block," in *Proceedings of the IEEE*, vol. 56, no. 8, pp. 1368-1369, Aug. 1968.

157

- [44] John D. Cressler and H. Alan Mantooth, Extreme Environment Electronics. 1st edition, CRC Press, 2012.
- [45] P. Trigilio, P. Busca, R. Quaglia, M. Occhipinti and C. Fiorini, "A SiPM-Readout ASIC for SPECT Applications," in IEEE Transactions on Radiation and Plasma Medical Sciences, vol.
  2, no. 5, pp. 404-410, Sept. 2018, doi: 10.1109/TRPMS.2018.2856201.
- [46] P. Trigilio, M. Gerosa, P. Busca, B. Nasri and C. Fiorini, "A CMOS self-triggered gated integrator circuit for SiPM readout in SPECT applications," 2015 IEEE Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), San Diego, CA, 2015, pp. 1-3, doi: 10.1109/NSSMIC.2015.7581851.
- [47] Z. Deng, A. K. Lan, X. Sun, C. Bircher, Y. Liu and Y. Shao, "Development of an Eight-Channel Time-Based Readout ASIC for PET Applications," in IEEE Transactions on Nuclear Science, vol. 58, no. 6, pp. 3212-3218, Dec. 2011, doi: 10.1109/TNS.2011.2165557.
- [48] Y. Tang, Q. Fan, Y. Feng, H. Deng, R. Zhang and J. Chen, "A Low-Power SiPM Readout Front-End with Fast Pulse Generation and Successive-Approximation Register ADC in 0.18 μm CMOS," 2019 IEEE International Symposium on Circuits and Systems (ISCAS), Sapporo, Japan, 2019, pp. 1-4, doi: 10.1109/ISCAS.2019.8702235.
- [49] S. Ahmad et al., "Triroc: A Multi-Channel SiPM Read-Out ASIC for PET/PET-ToF Application," in IEEE Transactions on Nuclear Science, vol. 62, no. 3, pp. 664-668, June 2015, doi: 10.1109/TNS.2015.2397973.

- [50] S. Ahmad et al., "Triroc, a versatile 64-channel SiPM readout ASIC for time-of-flight PET," 2016 IEEE Nuclear Science Symposium, Medical Imaging Conference and Room-Temperature Semiconductor Detector Workshop (NSS/MIC/RTSD), Strasbourg, 2016, pp. 1-5, doi: 10.1109/NSSMIC.2016.8069882.
- [51] Photonis Technical staff, *MCP-PMT LiDAR Applications*, Photonis Scienthific Inc., 2018.
- [52] M. Bazes, "Two novel fully complementary self-biased CMOS differential amplifiers," in *IEEE Journal of Solid-State Circuits*, vol. 26, no. 2, pp. 165-168, Feb. 1991, doi: 10.1109/4.68134.
- [53] B. A. Chappell *et al.*, "Fast CMOS ECL receivers with 100-mV worst-case sensitivity," in *IEEE Journal of Solid-State Circuits*, vol. 23, no. 1, pp. 59-67, Feb. 1988, doi: 10.1109/4.257.

## CURRICULUM VITAE

## SACHIN P NAMBOODIRI

Las Vegas, Nevada - 89119 | <u>sachinpnamboodiri@gmail.com</u> | Webpage: <u>Sachinpn</u>

### **EDUCATION**

- Ph.D. in Electrical Engineering, University of Nevada, Las Vegas, USA December 2020
- M.S. in Computer Engineering, Villanova University, USA December 2015
- B.Tech. in Electronics & Communication Engg, Amrita Vishwa Vidyapeetham, India May 2012

### **TECHNICAL SKILLS**

EDA tools: Cadence Virtuoso, ModelSIM, Xilinx ISE, Altera

HDLs: Verilog, VHDL

Packages/Simulation Tools: MATLAB, Spectre, NI Multisim, LTspice, Labview, and HFSS

Programming Languages: C/C++

Printed Circuit Board design and Layout tool: Eagle

Assembly level programming language: PIC, 8085, 8086

#### **EXPERIENCE**

- Research assistant, University of Nevada, Las Vegas, USA August 2016-December 2020
- Research Assistant, Villanova University, USA August 2013 December 2015
- Electrical Engineering Intern, Florida Research Instruments, FL May 2014 August 2014
- Research Associate, Amrita University, India August 2012 July 2013

#### **PUBLICATIONS**

- Namboodiri, S. P., Arteaga, G., Skelly, J., Mata-carlos, F., Roy, A., and Baker, R. J., "A Current-Mode Photon Counting Circuit for Long-Range LiDAR Applications," in the proceedings of IEEE
   63<sup>rd</sup> International Midwest Symposium on Circuits and Systems, August 9-12, 2020.
- Vinayaka, V., Namboodiri, S. P., Roy, A., and Baker, R. J., "Segmented Digital SiPM," in the proceedings IEEE 62nd International Midwest Symposium on Circuits and Systems, August 4-7, 2019
- Mellott, J. K., Monahan, E., Vinayaka, V., **Namboodiri, S. P**., Roy, A., and Baker, R. J., "Variable Fast Transient Digitizer," in the proceedings of IEEE 62nd International Midwest Symposium on Circuits and Systems, August 4-7, 2019
- V. Vinayaka, S. P. Namboodiri, S. Abdalla, B. Kerstetter, F. Mata-carlos, D. Senda, J. Skelly, A. Roy, and R. J. Baker, "Monolithic 8x8 SiPM with 4-bit Current-Mode Flash ADC with Tunable Dynamic Range," in the Proceedings of GLSVLSI '19: 2019 Great Lakes Symposium on VLSI, May 9-11, 2019, Tysons Corner, VA, USA. ACM, New York, NY, USA
- S. P. Namboodiri, H. Zhu, L. Khuon, J. Van der Spiegel and R. Caverly, "Low Cutoff Frequency Integrated Neural Amplifiers Using Symmetrical Pseudo Resistors ", in the Proceedings of 42<sup>nd</sup> Annual Northeast Bioengineering Conference, Binghamton, NY, April 5-7, 2016.

#### PROFESSIONAL MEMBERSHIP

- IEEE- Student member
- Tau Beta Pi- The Engineering Honor Society