

US009081042B2

## (12) United States Patent Baker

#### **RESISTIVE MEMORY ELEMENT SENSING** (54)USING AVERAGING

- Applicant: MICRON TECHNOLOGY, INC., (71)Boise, ID (US)
- R. Jacob Baker, Meridian, ID (US) (72)Inventor:
- Assignee: MICRON TECHNOLOGY, INC., (73)Boise, ID (US)
- (\*) Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35 U.S.C. 154(b) by 0 days.

This patent is subject to a terminal disclaimer.

- (21) Appl. No.: 14/221,719
- (22)Filed: Mar. 21. 2014

#### **Prior Publication Data** (65)

US 2014/0197847 A1 Jul. 17, 2014

## **Related U.S. Application Data**

(60) Division of application No. 13/868,544, filed on Apr. 23, 2013, now Pat. No. 8,711,605, which is a division of application No. 12/504,851, filed on Jul. 17, 2009, now Pat. No. 8,441,834, which is a division of application No. 12/049,426, filed on Mar. 17, 2008, now Pat. No. 7,577,044, which is a continuation of application No. 11/115,281, filed on Apr. 27, 2005, now Pat. No. 7,372,717, which is a division of application No. 10/674,550, filed on Oct. 1, 2003, now Pat. No. 7,133,307, which is a continuation of application No. 10/290,297, filed on Nov. 8, 2002, now Pat. No. 6,822,892, which is a continuation of application No. 09/938,617, filed on Aug. 27, 2001, now Pat. No. 6,504,750.

#### (10) Patent No.: US 9,081,042 B2 (45) Date of Patent: \*Jul. 14, 2015

- (51) Int. Cl. G11C 11/21 (2006.01)(2006.01) G01R 27/02 G11C 11/16 (2006.01) G11C 13/00 (2006.01)
- (52)U.S. Cl. CPC ..... G01R 27/02 (2013.01); G11C 11/16 (2013.01); G11C 13/004 (2013.01); G11C 13/0061 (2013.01); G11C 2013/0054 (2013.01)
- **Field of Classification Search** (58)CPC . G11C 13/002; G11C 13/004; G11C 13/0061 USPC ...... 365/148, 189.07, 189.09, 233.17, 365/233.1, 236 See application file for complete search history.

#### (56)**References** Cited

## U.S. PATENT DOCUMENTS

| 4,190,823 A<br>4,718,036 A |      | Leichle<br>Halbert et al. |
|----------------------------|------|---------------------------|
|                            | (Con | tinued)                   |

Primary Examiner — Andrew Q Tran (74) Attorney, Agent, or Firm - Dickstein Shapiro LLP

#### (57)ABSTRACT

A system for determining the logic state of a resistive memory cell element, for example an MRAM resistive cell element. The system includes a controlled voltage supply, an electronic charge reservoir, a current source, and a pulse counter. The controlled voltage supply is connected to the resistive memory cell element to maintain a constant voltage across the resistive element. The charge reservoir is connected to the voltage supply to provide a current through the resistive element. The current source is connected to the charge reservoir to repeatedly supply a pulse of current to recharge the reservoir upon depletion of electronic charge from the reservoir, and the pulse counter provides a count of the number of pulses supplied by the current source over a predetermined time. The count represents a logic state of the memory cell element.

## 12 Claims, 6 Drawing Sheets



# US 9,081,042 B2 Page 2

#### (56) **References** Cited

## U.S. PATENT DOCUMENTS

| 5,329,480 A  | 7/1994  | Wu et al.     |
|--------------|---------|---------------|
| 5,754,470 A  | 5/1998  | Engh et al.   |
| 5,805,871 A  | 9/1998  | Baxter        |
| 5,999,454 A  | 12/1999 | Smith         |
| 6,038,166 A  | 3/2000  | Wong          |
| 6,128,239 A  | 10/2000 | Perner        |
| 6,188,615 B1 | 2/2001  | Perner et al. |
| 6,259,644 B1 | 7/2001  | Tran et al.   |
|              |         |               |

| 6,317,376 | B1   | 11/2001 | Tran et al.      |
|-----------|------|---------|------------------|
| 6,385,111 | B2   | 5/2002  | Tran et al.      |
| 6,462,979 | B2   | 10/2002 | Schlosser et al. |
| 6,504,750 | B1   | 1/2003  | Baker            |
| 6,778,430 | B2   | 8/2004  | Hidaka           |
| 6,822,892 | B2   | 11/2004 | Baker            |
| 6,914,839 | B2   | 7/2005  | Chow et al.      |
| 7,133,307 | B2   | 11/2006 | Baker            |
| 7,372,717 | B2   | 5/2008  | Baker            |
| 7,577,044 | B2   | 8/2009  | Baker            |
| 8,441,834 | B2   | 5/2013  | Baker            |
| 8,711,605 | B2 * | 4/2014  | Baker 365/148    |
|           |      |         |                  |

\* cited by examiner







FIG. 3



**U.S. Patent** 

Jul. 14, 2015

Sheet 4 of 6

US 9,081,042 B2





# *FIG.* 7



25

30

65

## **RESISTIVE MEMORY ELEMENT SENSING** USING AVERAGING

The present application is a divisional of U.S. patent application Ser. No. 13/868,544, filed Apr. 23, 2013, which is a divisional of U.S. patent application Ser. No. 12/504,851, filed Jul. 17, 2009, now U.S. Pat. No. 8,441,834, which is a divisional of U.S. patent application Ser. No. 12,049,426, filed on Mar. 17, 2008, now U.S. Pat. No. 7,577,044, which is a continuation of U.S. patent application Ser. No. 11/115,281, filed on Apr. 27, 2005, now U.S. Patent No. 7,372,717, which is a divisional of U.S. patent application Ser. No. 10/674,550, filed on Oct. 1, 2003, now U.S. Pat. No. 7,133,307, which is a continuation of U.S. patent application Ser. No. 10/290,297, filed on Nov. 8, 2002, now U.S. Pat. No. 6,822,892, which is a divisional of U.S. patent application Ser. No. 09/938,617, filed on Aug. 27, 2001, now U.S. Pat. No. 6,504,750, the entire disclosures of each of which are incorporated herein by reference.

## BACKGROUND OF THE INVENTION

### 1. Field of the Invention

The present invention relates to the field of resistor-based memory circuits. More particularly, it relates to a method for precisely sensing the resistance value of a resistor-based memory cell, for example, an MRAM magnetic memory cell.

2. Description of the Related Art

FIG. 1 shows one example of a resistor based memory. The memory includes a memory cell array 90 having a plurality of row lines 100 arranged in normal orientation to a plurality of column lines 110. Each row line is connected to each of the column lines by a respective of resistor 120.

A magnetic random access memory (MRAM) is one approach to implementing a resistor based memory. In an MRAM, each resistive memory cell includes a magnetizable film. The resistance of the cell varies, depending on the magnetization state of the film. Logical data can be stored by magnetizing the film of particular cells so as to represent the logic states of the data. The stored data can be read by measuring the resistance of the cells, and interpreting the resistance values measured as logic states. Making the required 40 resistance measurements, however, is problematic.

In a resistance memory, one resistance value, e.g., a higher value, may be used to signify a logic "HIGH" while another resistance value, e.g., a lower value, may be used to signify a logic "LOW." The stored logic state can be detected by mea-45 suring the memory cell resistance using Ohm's law. For example, resistance is determined by holding voltage constant across a resistor and measuring, directly or indirectly, the current that flows through the resistor. Note that, for MRAM sensing purposes, the absolute magnitude of resistance need not be known; only whether the resistance is above or below a value that is intermediate to the logic high and logic low values.

Sensing the logic state of an MRAM memory element is difficult because the technology of the MRAM device imposes multiple constraints. In a typical MRAM device an 55 element in a high resistance state has a resistance of about 1 M $\Omega$ . An element in a low resistance state has a resistance of about 950 K $\Omega$ . The differential resistance between a logic one and a logic zero is thus about 50 K $\Omega$ , or 5% of scale.

Accordingly, there is a need for a simplified resistance 60 measuring circuit able to repeatably and rapidly distinguish resistance values varying by less than 5% on a one  $M\Omega$  scale.

## BRIEF SUMMARY OF THE INVENTION

The invention provides a method and apparatus for measuring the resistance of a resistive memory element. The 2

resistance is measured by charging a capacitor, allowing the capacitor to discharge through a selected resistive memory element while maintaining a substantially constant voltage across the resistive memory element, sensing the charge remaining on the capacitor, repeatedly recharging the capacitor with a pulse of definite charge each time the capacitor voltage drops to a predetermined value, and determining a time average current into the capacitor based on a duty cycle of the recharging pulses. Knowledge of the time average current into the capacitor, yields the current flowing into the resistor since the current flowing into the capacitor must equal the current flowing out of the capacitor and into the resistor. One can measure or set the voltage across the resistive memory element and determine the resistance of the element from the current through the element and the voltage across it.

In various aspects of the invention, the actual resistance of the memory element is not calculated. Instead, the number of capacitor charging pulses is counted, and the numerical count thus acquired is compared to a reference count value. The <sup>20</sup> reference value is chosen to lie between count values representing logical one and logical zero. Therefore a count value greater than the reference indicates one logical state, and a count value less than the reference value indicates another. In a further aspect of the invention, more than one reference value is established, and a memory element capable of exhibiting more than two resistance values is used. Consequently the memory element may store more than two logical values. The logical values are determined based on the relationship between the count value counted and the standard values used to establish thresholds between logical values.

In a further aspect, the apparatus and method of the invention may be used to measure the resistance or impedance of any resistive or impedance device.

These and other aspects and features of the invention will be more clearly understood from the following detailed description which is provided in conjunction with the accompanying drawings.

## BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 shows a conventional magnetic random access memory array in schematic form;

FIG. 2 shows a magnetic random access memory device according to one aspect of the present invention in schematic form, including resistance sensing circuits;

FIG. 3 shows a portion of a magnetic random access memory device according to one aspect of the invention including a sensing circuit and sneak resistance;

FIG. 4 shows a circuit for sensing resistance using averaging according to one aspect of the present invention;

FIG. 5 shows a graphical representation of sensing circuit digital output over time according to one aspect of the present invention;

FIG. 6 shows a graphical representation of voltage across a capacitor over time according to one aspect of the present invention:

FIG. 7 shows a computer system incorporating a digital memory according to one aspect of the present invention.

## DETAILED DESCRIPTION OF THE INVENTION

FIG. 2 shows a portion of a resistive memory device according to the invention. The device includes an array 200 of Magnetic Random Access Memory (MRAM) elements, a plurality of electrically conductive row lines 210, and a plurality of electrically conductive column lines 220. Each row line is connected to each of the plurality of column lines by a

5

15

respective MRAM resistive element 230. A plurality of switches 240, typically implemented as transistors, are each switchingly connected between one of the row lines and a first source of constant potential (ground) 250. A plurality of sensing circuits 260, are respectively connected to the plurality of column lines 220. Each sensing circuit 260 includes a source of constant electrical potential  $(V_A)$  which is applied to the respective column line. A plurality of pull-up voltage sources 215, supplying voltage  $V_A$ , are respectively connected to each of the plurality of row lines 210.

In operation, an exemplary switch 240, such as switch 270 associated with a particular row line 280, is closed so as to bring that row line to ground potential and a particular column line, e.g., 320 is sensed to read the resistance value of a particular resistor 310.

FIG. 3, shows the resulting electrical circuit for the relevant portion 300 of the memory array when row 280 is grounded. As shown, memory element **310** to be sensed is connected 320. Also connected to the column line 320 are a plurality of other resistive memory elements (e.g. elements 330, 340, 350, 360, 370) each of which is connected at its opposite end to a pull-up voltage source  $V_A$  215 through a respective row line **210**. In addition, a respective sensing circuit **400** is con- 25 nected to the column line 320. The sensing circuit 400 includes a voltage supply that maintains the column line 320 at electrical potential  $V_A$ .

The other resistive memory elements (those tied to ungrounded row lines) 330, 340, 350, 360, 370, form an 30 equivalent resistance referred to as sneak resistance. The effective resistance of the sneak resistance is small. A typical value for sneak resistance might be 1 K $\Omega$ . Nevertheless, because both ends of each ungrounded resistor are ideally maintained at the same potential (here  $V_A$ ) as the column line 35 320, net current flow through the sneak resistance is desirably nearly zero.

In contrast, a measurable current flows through the grounded resistor memory element 310. This measurable current allows evaluation of the resistance of the memory ele- 40 ment 310 by the sensing circuit 400.

One proposal for sensing the resistance value of a memory cell is to charge a capacitor to a predetermined first voltage and then discharge the capacitor through the memory cell resistance until it holds a second lower predetermined volt- 45 age. The time taken for the capacitor to discharge from the first to the second voltage is a measure of cell resistance. A problem with this approach is that since the resistance values representing the different logic states of a cell are very close in value (only 5% difference) it is difficult to obtain an accu- 50 rate and reliable resistance measurement, even if digital counting techniques are employed to measure the discharge time of the capacitor.

Thus, even when using digital counting techniques, the discharge time of the capacitor must be counted quite pre- 55 cisely to sense the different resistance values and distinguish logic states. To achieve this precision, either the counting clock must be operated at a high frequency or the capacitor must be discharged relatively slowly. Neither of these options is desirable, since slow capacitor discharge means slow reading of stored memory values, and a high clock frequency requires high frequency components. In either case, a counter having a large number of stages is also required.

The present invention provides a resistive measuring circuit and operating method which rapidly ascertains a resistive 65 value without storing large data counts, and without requiring highly precisioned components.

FIG. 4 illustrates an exemplary embodiment of a resistance sensing circuit 500 constructed in accordance with the invention. Sensing circuit 500 relies on the cyclical discharge of a capacitor 510 to determine the value of a memory cell resistance 520. The duty cycle of a recharging signal for the capacitor 510 represents a value of resistance 520.

The resistance measuring circuit 500 outputs a bit stream from an output 900 of a comparator 910. The ratio of logic one bits to a total number of bits (or, in and other aspect of the <sup>10</sup> invention, the ratio of logic one bits to logic zero bits) in the bit stream yields a numerical value. This numerical value corresponds to the current that flows through the resistance 520 in response to a known applied voltage. For example, assume that a current source can deliver current at two discrete current levels, corresponding to two different states of a logical input signal. When the signal is in logic one state, the source delivers, for example, 2  $\mu$ A. When the signal is in a logic zero state, the source delivers, for example, 0 µA. The logical input signal is monitored over a finite time span corbetween a grounded row line 280 and a particular column line 20 responding to a number of bit-length time periods. Over that time span, the number of logic one and logic zero bits are recorded. By straightforward algebra, the average current delivered by the current source over the corresponding time span may be calculated as follows:

> (number of logic 1 bits) \* 2 µA+ (number of logic 0 bits) \* 0 µA LAVG =total number of bits in the signal

As an example, if, over a time span corresponding to 4 cycles, there is one logic one bit and three logic zero bits then the average current over the four cycles is  $0.5 \,\mu$ A.

$$LAVG = \frac{1*2 \ \mu A + 3*0 \ \mu A}{4} = 0.5 \ \mu A$$

The operation of the FIG. 4 sensing circuit is now described in greater detail. An MRAM resistive memory element 520 to be sensed has a first end 530 connected to a column line 540 and a second end 550 connected to ground 250 through a row line 560 and switch 565. Also connected to the column line 540 is a first end 570 of a sneak resistance 580. The sneak resistance has a second end 590 connected to a source of constant potential  $V_A$  215. The sneak resistance 580 represents a plurality of MRAM resistive elements associated with the particular column line 540 and with a respective plurality of unselected row lines, as described above with reference to FIG. 3.

A first operational amplifier (op-amp) integrator 600 is provided which has a non-inverting (positive) input 610, an inverting (negative) input 620, a calibrate offset input 630, and an output 640. The output 640 of the first op-amp 600 is connected to a control input (gate) 700 of a first transistor 710, which in this exemplary embodiment is an N-channel transistor.

The first transistor 710 includes a drain 720 connected to both the selected column line 540 and the inverting input 620 of the first op-amp 600. The first transistor also includes a source 730 operatively connected to a first terminal 740 of a capacitor 510. The capacitor 510 includes a second terminal 750 operatively connected to a ground potential 250. The source 730 of the first transistor 710 is also connected to a drain 760 of a second transistor 770. In this exemplary embodiment, this second transistor 770 is a PMOS transistor.

The second transistor **770** includes a source **780** and a gate **790**, in addition to the drain **760**. The source **780** is operatively connected to a supply voltage **800**, which in this exemplary embodiment is 2.5 volts. The gate **790** is operatively connected to an output **900** of a clocked comparator **910**. The source **780** is operational amplifier, includes the output **900**, a non-inverting (positive) input **920**, an inverting (negative) input **930**, and a clock input **940** connected to a source of a clock signal **950**. The comparator **910** may be implemented as a simple clocked 10 latch, or the comparator **910** may be simply enabled by the clock CLK signal.

The output **900** of the second op-amp is also connected to a counter **1000** which counts the rising transitions at the comparator output **900**. The non-inverting input **920** of the 15 second op-amp **910** is connected to a source of a reference voltage **960** (1 volt in the exemplary embodiment shown).

A second counter **1010** counts the total number of transitions of the clock **950** during a measuring cycle. This counter **1010** includes an input **1020** for receiving clock signal **950** 20 and at output **1030** that exhibits a signal when counter **1010** reaches a predetermined count. The output **1030** is connected to a latch input **1040** of a latching buffer **1050**. The latching buffer **1050** includes a data input **1060** and data output **1070**. The data input **1060** is connected to a data output **1080** of the 25 first counter **1000**. The data output **1070** is connected to a first data input **1090** of a digital comparator **1100**. The digital comparator **1100** includes a second data input **1110** connected to a data output **1120** of a source of a reference value **1130**. In one embodiment, the source of the reference value 30 **1130** is a buffer or other device holding a digital number.

The sensing circuit **500** operates in the following manner when activated when a row line is grounded and a resistance value is to be sensed. Capacitor **510** is initially discharged, resulting in a negative output signal on the output **900** of the 35 second op-amp **910**. This causes the second transistor **770** to be placed in a conductive state, permitting capacitor **510** equals that applied to the non-inverting input **920** of the second op-amp **910** (here 1 volt), the output **900** of the second opamp changes state to a positive value at the next transition of the clock **950**. This turns off the second transistor **770**. The charge stored on capacitor **510** is discharged through the first transistor **710** and cell resistance **520** under the control of the first op-amp **600**. The first op-amp **600** tries to maintain a 45 constant voltage VA on the selected column line **540**.

As charge is depleted from capacitor **510** the voltage on the capacitor drops until it falls below the voltage (1 volt) applied to the reference input **920** of the clocked comparator **910**. After this threshold is passed, the next positive clock transision applied to the clock input **940** causes the output of comparator **910** to go low again turning on the second transistor **770** and causing current to begin flowing through the second transistor **770** to recharge capacitor **510**.

In one embodiment, the capacitor **510** is recharged during 55 one clock cycle of clock source **950**, so the comparator output **900** switches to high and the second transistor **770** is shut off again at the next positive clock transition. Transistor **770** is sized to allow a substantially constant current (e.g.,  $2.5 \mu$ A) to flow to capacitor **510** when transistor **770** is in a conductive 60 state.

The described charging and discharging of capacitor **510** under the control of the first **710** and second **770** transistors occurs repeatedly during one sense cycle. Each time the output of the comparator **910** goes low, a current pulse is allowed 65 to pass through the second transistor **770** and the first counter **1000** incremented. Each time the clock signal **950** transitions 6

positive, the second counter 1010 is incremented. When the second counter 1010 reaches a preset value, it triggers the latch 1050, which latches that number of pulses counted by the first counter 1000 during the sensing period. The number of pulses counted is latched onto the data output 1070 (and data input 1090). The comparator 1100 then evaluates the values presented at the first and second data inputs 1090, 1110, and ascertains whether the value at the first data input 1090 is larger or smaller than the reference value at the second data input 1110. The reference value at input 1110 is set between two count values which correspond to "hi" and "low" resistance states for resistor 520. Thus if the value of the first data input 1090 is larger than the reference value, then a first logical value (e.g. logic one) is output on an output 1140 of the digital comparator 1100. If the value of the first data input 1090 is smaller than the reference value, then a second logical value (e.g. logic zero) is output on the output 1140 of the digital comparator 1100. In a variation, a comparator 1100 capable of comparing the digital value applied at the data input 1090 to a plurality of reference values 1110 can distinguish a value stored in a single resistive memory element as between multiple resistance values. In a further variation, the capacitor 510 is pre-charged prior to a measuring cycle. By pre-charging the capacitor 510, the number of cycles of the clock signal 950 required to measure the state of the memory element is reduced. In another variation the capacitor is not pre-charged, in which case sensing the resistance of the memory element takes longer, but the circuitry and/or process is simplified.

FIGS. 5 and 6 show an exemplary relationship between the output signal produced at output 900 of the clocked comparator 910 and the voltage on capacitor 510 over time. FIG. 5 shows the output signal produced by the clocked comparator when a 100 MHz clock signal is applied to the clock input 940. At a clock frequency of 100 MHz, clock pulses are spaced at an interval of 10 ns. In the example shown, the output of the clocked comparator is high 1160 for one clock pulse (10 ns) and low 1170 for three clock pulses (30 ns). This corresponds to the voltage waveform shown in FIG. 6. In FIG. 6, the voltage of the capacitor 510 is shown to begin rising when the output 900 of the clocked comparator goes low (time A), thereby turning on the PMOS transistor 770. The voltage rises for 30 ns, or three clock pulses until time B. At time B, the output of the clocked comparator goes high again, turning off the PMOS transistor. The voltage on the capacitor 510 then begins to drop again while the PMOS device remains off for one clock pulse, or 10 ns (until time C). Accordingly, in the example shown, the duty cycle of the signal output by the clocked comparator 910 is 75% (three on-pulses for every off-pulse).

FIG. 9 shows a computer system 1200 including a digital memory 1210 having a resistance measuring memory cell sensor according to the invention. The computer 1200, as shown includes a central processing unit (CPU) 1220, for example, a microprocessor, that communicates with one or more input/output (I/O) devices 1230 over a bus 1240. The computer system also includes peripheral devices such as disk storage 1250 and a user interface 1260. It may be desirable to integrate the processor and memory on a single IC chip.

While preferred embodiments of the invention have been described and illustrated above, it should be understood that these are exemplary of the invention and are not to be considered as limiting. Additions, deletions, substitutions, and other modifications can be made without departing from the spirit or scope of the present invention. Accordingly, the

30

35

invention is not to be considered as limited by the foregoing description but is only limited by the scope of the appended claims.

The invention claimed is:

1. A method of measuring a resistance in a circuit, comprising:

- maintaining a substantially constant voltage across the circuit:
- repeatedly charging and discharging a capacitance through  $10^{-10}$ the circuit:
- determining a value of a time-average current into the capacitance in response to repeatedly charging and dis-
- charging the capacitance during a set time period; and determining the resistance in the circuit based on the value 15 of the time-average current.

2. The method of claim 1, wherein repeatedly charging and discharging the capacitance comprises the act of sensing the charge remaining on the capacitance while discharging the capacitance.

20 3. The method of claim 2, wherein the act of repeatedly charging and discharging the capacitance comprises recharging the capacitance with a recharging pulse each time the capacitance voltage drops to a predetermined value.

**4**. The method of claim **3**, wherein the act of determining  $_{25}$ the value of the time-average current comprises determining a duty cycle of the recharging pulses.

5. A resistance measuring circuit, comprising:

a resistance electrically coupled between a row line and a column line of a memory cell array;

a capacitance having first and second nodes;

- an operational amplifier having negative feedback and electrically coupled to the resistance to maintain a constant voltage across the resistance when the capacitance is discharged;
- a first transistor electrically coupled to the capacitance to provide a recharging pulse to the capacitance when a voltage across the first and second nodes is less than a reference voltage;
- a second transistor electrically coupled to the capacitance  $_{40}$ to enable the capacitance to be discharged through the resistance when the voltage across the first and second nodes is greater than the reference voltage; and
- a circuit electrically coupled to the first transistor to determine a time average current into the capacitance based on a duty cycle of the recharging pulses.

8

6. The resistance measuring circuit of claim 5, wherein the circuit determines a value of the resistance based on the time average current and the constant voltage.

7. The resistance measuring circuit of claim 5, wherein the circuit comprises:

- a counter electrically coupled to the first transistor to count the recharging pulses for a period of time; and
- a comparator electrically coupled to the counter to compare the count with a reference count to determine the time average current.

8. A resistance measuring circuit, comprising:

a resistance electrically coupled between a row line and a column line of a memory cell array;

a capacitance having first and second nodes;

- an operational amplifier having negative feedback and electrically coupled to the resistance to maintain a constant voltage across the resistance when the capacitance is discharged;
- a first switch electrically coupled to the capacitance to provide a recharging pulse to the capacitance when a voltage across the first and second nodes of the capacitance is less than a reference voltage:
- a second switch electrically coupled to the capacitance to enable the capacitance to be discharged through the resistance when the voltage across the first and second nodes of the capacitance is greater than the reference voltage; and
- a circuit electrically coupled to the first switch to count the recharging pulses for a period of time and to determine a logical state indicated by the count.

9. The resistance measuring circuit of claim 8, wherein the count indicates a first logical state if the count is greater than a reference count, and wherein the count indicates a second logical state if the count is less than the reference count.

10. The resistance measuring circuit of claim 8, wherein the first switch comprises a transistor.

11. The resistance measuring circuit of claim 8, wherein the second switch comprises a transistor.

12. The resistance measuring circuit of claim 8, wherein the circuit comprises:

- a counter electrically coupled to the first switch to count the recharging pulses for a period of time; and
- a comparator electrically coupled to the counter to compare the count with a reference count to determine the logical state.