Lab 5 - EE 421L
Layout
of the first inverter |
Extracted
Layout |
DRC
and LVS |
Layout
of the second inverter |
Extracted
Layout |
DRC
and LVS |
First
Inverter Simulation Schematic |
Simulation
Results (Spectre) |
Simulation
Results (UltraSim) |
Second
Inverter Simulation Schematic |
Simulation
Results (Spectre) |
Simulation
Results (UltraSim) |